X-Git-Url: https://scm.lunaixsky.com/lunaix-os.git/blobdiff_plain/80890b99fec2630ef0a1a0805d894c3d86c16506..2a49908006b177c4d6354309333d06b1b96e4887:/lunaix-os/hal/ioapic.c diff --git a/lunaix-os/hal/ioapic.c b/lunaix-os/hal/ioapic.c index de4be2a..3e64f52 100644 --- a/lunaix-os/hal/ioapic.c +++ b/lunaix-os/hal/ioapic.c @@ -1,61 +1,43 @@ #include -#include #include +#include +#include +#include +#define IOAPIC_REG_SEL *((volatile u32_t*)(_ioapic_base + IOAPIC_IOREGSEL)) +#define IOAPIC_REG_WIN *((volatile u32_t*)(_ioapic_base + IOAPIC_IOWIN)) -#define IOAPIC_REG_SEL *((volatile uint32_t*)(IOAPIC_BASE_VADDR + IOAPIC_IOREGSEL)) -#define IOAPIC_REG_WIN *((volatile uint32_t*)(IOAPIC_BASE_VADDR + IOAPIC_IOWIN)) - -uint8_t -ioapic_get_irq(acpi_context* acpi_ctx, uint8_t old_irq); +static volatile ptr_t _ioapic_base; void -ioapic_init() { +ioapic_init() +{ // Remapping the IRQs - - acpi_context* acpi_ctx = acpi_get_context(); - - // Remap the IRQ 8 (rtc timer's vector) to RTC_TIMER_IV in ioapic - // (Remarks IRQ 8 is pin INTIN8) - // See IBM PC/AT Technical Reference 1-10 for old RTC IRQ - // See Intel's Multiprocessor Specification for IRQ - IOAPIC INTIN mapping config. - - // The ioapic_get_irq is to make sure we capture those overriden IRQs - // grab ourselves these irq numbers - uint8_t irq_rtc = ioapic_get_irq(acpi_ctx, PC_AT_IRQ_RTC); - uint8_t irq_kbd = ioapic_get_irq(acpi_ctx, PC_AT_IRQ_KBD); - - // PC_AT_IRQ_RTC -> RTC_TIMER_IV, fixed, edge trigged, polarity=high, physical, APIC ID 0 - ioapic_redirect(irq_rtc, RTC_TIMER_IV, 0, IOAPIC_DELMOD_FIXED); - - ioapic_redirect(irq_kbd, PC_KBD_IV, 0, IOAPIC_DELMOD_FIXED); -} + acpi_context* acpi_ctx = acpi_get_context(); -uint8_t -ioapic_get_irq(acpi_context* acpi_ctx, uint8_t old_irq) { - if (old_irq >= 24) { - return old_irq; - } - acpi_intso_t* int_override = acpi_ctx->madt.irq_exception[old_irq]; - return int_override ? (uint8_t)int_override->gsi : old_irq; + _ioapic_base = + (ptr_t)ioremap(acpi_ctx->madt.ioapic->ioapic_addr & ~0xfff, 4096); } void -ioapic_write(uint8_t sel, uint32_t val) { +ioapic_write(u8_t sel, u32_t val) +{ IOAPIC_REG_SEL = sel; IOAPIC_REG_WIN = val; } -uint32_t -ioapic_read(uint8_t sel) { +u32_t +ioapic_read(u8_t sel) +{ IOAPIC_REG_SEL = sel; return IOAPIC_REG_WIN; } void -ioapic_redirect(uint8_t irq, uint8_t vector, uint8_t dest, uint32_t flags) { - uint8_t reg_sel = IOAPIC_IOREDTBL_BASE + irq * 2; +ioapic_redirect(u8_t irq, u8_t vector, u8_t dest, u32_t flags) +{ + u8_t reg_sel = IOAPIC_IOREDTBL_BASE + irq * 2; // Write low 32 bits ioapic_write(reg_sel, (vector | flags) & 0x1FFFF);