1 #include <hal/acpi/acpi.h>
4 #include <lunaix/common.h>
5 #include <lunaix/mm/mmio.h>
7 #include <sys/interrupts.h>
8 #include <sys/ioapic.h>
10 #define IOAPIC_IOREGSEL 0x00
11 #define IOAPIC_IOWIN 0x10
12 #define IOAPIC_IOREDTBL_BASE 0x10
14 #define IOAPIC_REG_ID 0x00
15 #define IOAPIC_REG_VER 0x01
16 #define IOAPIC_REG_ARB 0x02
18 #define IOAPIC_DELMOD_FIXED 0b000
19 #define IOAPIC_DELMOD_LPRIO 0b001
20 #define IOAPIC_DELMOD_NMI 0b100
22 #define IOAPIC_MASKED (1 << 16)
23 #define IOAPIC_TRIG_LEVEL (1 << 15)
24 #define IOAPIC_INTPOL_L (1 << 13)
25 #define IOAPIC_DESTMOD_LOGIC (1 << 11)
27 #define IOAPIC_BASE_VADDR 0x2000
29 #define IOAPIC_REG_SEL *((volatile u32_t*)(_ioapic_base + IOAPIC_IOREGSEL))
30 #define IOAPIC_REG_WIN *((volatile u32_t*)(_ioapic_base + IOAPIC_IOWIN))
32 static volatile ptr_t _ioapic_base;
39 acpi_context* acpi_ctx = acpi_get_context();
42 (ptr_t)ioremap(acpi_ctx->madt.ioapic->ioapic_addr & ~0xfff, 4096);
46 ioapic_write(u8_t sel, u32_t val)
56 return IOAPIC_REG_WIN;
60 ioapic_irq_remap(struct intc_context*, int irq, int iv, cpu_t dest, u32_t flags)
63 FIXME move it to HAL level. since every platform might have their own
64 wiring, thus gsi mapping is required all the time
66 irq = acpi_gsimap(irq);
67 u8_t reg_sel = IOAPIC_IOREDTBL_BASE + irq * 2;
71 if ((flags & IRQ_TYPE) == IRQ_TYPE_FIXED) {
72 ioapic_fg |= IOAPIC_DELMOD_FIXED;
74 ioapic_fg |= IOAPIC_DELMOD_NMI;
77 if ((flags & IRQ_TRIG_LEVEL)) {
78 ioapic_fg |= IOAPIC_TRIG_LEVEL;
81 if (!(flags & IRQ_VE_HI)) {
82 ioapic_fg |= IOAPIC_INTPOL_L;
86 ioapic_write(reg_sel, (iv | ioapic_fg) & 0x1FFFF);
89 ioapic_write(reg_sel + 1, (dest << 24));